2021-11-01 23:31:51 +01:00
#[ doc = " Register `ENABLE` reader " ]
pub struct R ( crate ::R < ENABLE_SPEC > ) ;
impl core ::ops ::Deref for R {
type Target = crate ::R < ENABLE_SPEC > ;
#[ inline(always) ]
fn deref ( & self ) -> & Self ::Target {
& self . 0
}
}
impl From < crate ::R < ENABLE_SPEC > > for R {
#[ inline(always) ]
fn from ( reader : crate ::R < ENABLE_SPEC > ) -> Self {
R ( reader )
}
}
#[ doc = " Register `ENABLE` writer " ]
pub struct W ( crate ::W < ENABLE_SPEC > ) ;
impl core ::ops ::Deref for W {
type Target = crate ::W < ENABLE_SPEC > ;
#[ inline(always) ]
fn deref ( & self ) -> & Self ::Target {
& self . 0
}
}
impl core ::ops ::DerefMut for W {
#[ inline(always) ]
fn deref_mut ( & mut self ) -> & mut Self ::Target {
& mut self . 0
}
}
impl From < crate ::W < ENABLE_SPEC > > for W {
#[ inline(always) ]
fn from ( writer : crate ::W < ENABLE_SPEC > ) -> Self {
W ( writer )
}
}
#[ doc = " Field `ENABLE` reader - Counter Enable " ]
pub struct ENABLE_R ( crate ::FieldReader < bool , bool > ) ;
impl ENABLE_R {
#[ inline(always) ]
pub ( crate ) fn new ( bits : bool ) -> Self {
ENABLE_R ( crate ::FieldReader ::new ( bits ) )
}
}
impl core ::ops ::Deref for ENABLE_R {
type Target = crate ::FieldReader < bool , bool > ;
#[ inline(always) ]
fn deref ( & self ) -> & Self ::Target {
& self . 0
}
}
#[ doc = " Field `ENABLE` writer - Counter Enable " ]
pub struct ENABLE_W < ' a > {
w : & ' a mut W ,
}
impl < ' a > ENABLE_W < ' a > {
#[ doc = r " Sets the field bit " ]
#[ inline(always) ]
pub fn set_bit ( self ) -> & ' a mut W {
self . bit ( true )
}
#[ doc = r " Clears the field bit " ]
#[ inline(always) ]
pub fn clear_bit ( self ) -> & ' a mut W {
self . bit ( false )
}
#[ doc = r " Writes raw bits to the field " ]
#[ inline(always) ]
pub fn bit ( self , value : bool ) -> & ' a mut W {
2021-11-09 18:11:56 +01:00
self . w . bits = ( self . w . bits & ! 0x01 ) | ( value as u32 & 0x01 ) ;
2021-11-01 23:31:51 +01:00
self . w
}
}
impl R {
#[ doc = " Bit 0 - Counter Enable " ]
#[ inline(always) ]
pub fn enable ( & self ) -> ENABLE_R {
2021-11-09 18:11:56 +01:00
ENABLE_R ::new ( ( self . bits & 0x01 ) ! = 0 )
2021-11-01 23:31:51 +01:00
}
}
impl W {
#[ doc = " Bit 0 - Counter Enable " ]
#[ inline(always) ]
pub fn enable ( & mut self ) -> ENABLE_W {
ENABLE_W { w : self }
}
#[ doc = " Writes raw bits to the register. " ]
#[ inline(always) ]
pub unsafe fn bits ( & mut self , bits : u32 ) -> & mut Self {
self . 0. bits ( bits ) ;
self
}
}
#[ doc = " Alternate access to the Counter ENABLE bit in the CTRL Register \n \n This register you can [`read`](crate::generic::Reg::read), [`write_with_zero`](crate::generic::Reg::write_with_zero), [`reset`](crate::generic::Reg::reset), [`write`](crate::generic::Reg::write), [`modify`](crate::generic::Reg::modify). See [API](https://docs.rs/svd2rust/#read--modify--write-api). \n \n For information about available fields see [enable](index.html) module " ]
pub struct ENABLE_SPEC ;
impl crate ::RegisterSpec for ENABLE_SPEC {
type Ux = u32 ;
}
#[ doc = " `read()` method returns [enable::R](R) reader structure " ]
impl crate ::Readable for ENABLE_SPEC {
type Reader = R ;
}
#[ doc = " `write(|w| ..)` method takes [enable::W](W) writer structure " ]
impl crate ::Writable for ENABLE_SPEC {
type Writer = W ;
}
#[ doc = " `reset()` method sets ENABLE to value 0 " ]
impl crate ::Resettable for ENABLE_SPEC {
#[ inline(always) ]
fn reset_value ( ) -> Self ::Ux {
0
}
}